Changes

Jump to navigation Jump to search
87 bytes removed ,  17:45, 27 August 2020
no edit summary
Line 3,325: Line 3,325:  
!  Bits
 
!  Bits
 
!  Description
 
!  Description
 +
|-
 +
| 30
 +
| Unknown
 
|-
 
|-
 
| 31
 
| 31
Line 4,710: Line 4,713:  
  2: Error
 
  2: Error
 
  3: Disabled
 
  3: Disabled
 +
|-
 +
| 16-17
 +
| TSEC_BAR0_CTL_SEC_MODE
 +
0: None
 +
1: Invalid
 +
2: Light Secure
 +
3: Heavy Secure
 
|-
 
|-
 
| 31
 
| 31
Line 4,715: Line 4,725:  
|}
 
|}
   −
A BAR0 DMA read/write operation requires bits TSEC_BAR0_CTL_INIT and TSEC_BAR0_CTL_READ/TSEC_BAR0_CTL_WRITE to be set in TSEC_BAR0_CTL.
+
Controls DMA transfers between TSEC and HOST1X (master and clients).
 
  −
During the transfer, TSEC_BAR0_CTL_STATUS is set to "Busy".
  −
 
  −
Accessing an invalid address sets TSEC_BAR0_CTL_STATUS to "Error".
      
=== TSEC_BAR0_ADDR ===
 
=== TSEC_BAR0_ADDR ===

Navigation menu